Open Access Open Access  Restricted Access Subscription or Fee Access

Energy Efficient VLSI Circuit Based on Linear Feedback Shift Register

A. Suresh babu, R. Kavithkumar, P. Leelanjali, S. Madhan kumar, A. Mahalakshmi

Abstract


Now a day’s flip-flops are the key building blocks of VLSI circuits, since they have a substantial impact on the performance energy at the chip level.  A low-power Flip-Flop (FF) design featuring an explicit type pulse-triggered structure and a modified true single phase clock based on a signal feed-through scheme is presented. The proposed design is to achieve better speed, less area and power performance. In the design, universal elements are used instead of universal gates to reduce number of transistors count. Despite its circuit simplicity, no internal nodes are left floating during the operation to avoid leakage power consumption. By these a virtual drain supply (VDD) design technique, which facilitates a faster state transition in the slave part, is to enhance performance time. The overall power consumption is compared for each case in different technologies. The average power, maximum power can be calculated with =1.8V. The simulation is performed using TANNER V13.0.


Keywords


Flip-Flop (FF), Less Area, Better Speed, Pulse-Triggered Structure, Leakage Power.

Full Text:

PDF

References


B. Murali, Dr. V. Thrimurthulu, Rajesh. G, “Ultra Low Power Based TCFF in 40nm CMOS Technology”, on International Journal of Engineering Research and Applications (IJERA) ISSN: 2248-9622 National Level Technical Symposium On Emerging Trends in Engineering & Sciences (NLTSETE&S- 13th & 14th March 2015).

K. S. V. Swarna, David Solomon Raju, Prasanna, “Implementation of dual stack technique for reducing leakage and dynamic power”, Global journal of advanced engineering technologies, Vol 3, Issue 2-2014.

M. Janaki Rani, S. Malarkkan,” design and analysis of a linear feedback shift register with reduced leakage power”, International Journal of Computer Applications (0975 – 8887) Volume 56– No.14, October 2012.

Mehrdad Nourani, Mohammad Tehranipoor and Nisar Ahmed, “low-transistion test generation for BIST-based applications”, IEEE Trans. Computer Applications, Vol. 57, No. 3, March 2008.

Vinay Kumar Madasu, B Kedharnath, “leakage power reduction by using sleep methods”, International Journal of Engineering and Computer Science ISSN: 2319-7242 Volume 2 Issue 9 September 2013.

K. Rajasri, A. Bharathi, M. Manikandan, “Performance of flip-flop using 22nm CMOS technology”, International Journal of Innovative Research in Computer and Communication Engineering Vol. 2, Issue 8, August 2014.

R. Ramalakshmi, S. Bibiana Vincy, “design and analysis of low power test pattern generator using d flip-flop”, ICETSH-2015.


Refbacks

  • There are currently no refbacks.


Creative Commons License
This work is licensed under a Creative Commons Attribution 3.0 License.